Part Number Hot Search : 
PM368D F5210 GMA8475C 2864B FAN7530 AT28C16E YM3437 6MBP150R
Product Description
Full Text Search
 

To Download MAX5150 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 19-1255; Rev 0; 8/97
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface
_______________General Description
The MAX5150/MAX5151 low-power, serial, voltage-output, dual 13-bit digital-to-analog converters (DACs) consume only 500A from a single +5V (MAX5150) or +3V (MAX5151) supply. These devices feature Rail-toRail(R) output swing and are available in a space-saving 16-pin QSOP package. To maximize the dynamic range, the DAC output amplifiers are configured with an internal gain of +2. The 3-wire serial interface is SPITM/QSPITM and MicrowireTM compatible. Each DAC has a doublebuffered input organized as an input register followed by a DAC register, which allows the input and DAC registers to be updated independently or simultaneously with a 16-bit serial word. Additional features include programmable shutdown (2A), hardware-shutdown lockout, a separate reference voltage input for each DAC that accepts AC and DC signals, and an activelow clear input (CL) that resets all registers and DACs to zero. These devices provide a programmable logic pin for added functionality, and a serial-data output pin for daisy-chaining.
____________________________Features
o o o o o o o o o 13-Bit Dual DAC with Internal Gain of +2 Rail-to-Rail Output Swing 16s Settling Time Single-Supply Operation: +5V (MAX5150) +3V (MAX5151) Low Quiescent Current: 500A (normal operation) 2A (shutdown mode) SPI/QSPI and Microwire Compatible Available in Space-Saving 16-Pin QSOP Package Power-On Reset Clears Registers and DACs to Zero Adjustable Output Offset
MAX5150/MAX5151
______________Ordering Information
PART MAX5150ACPE MAX5150BCPE MAX5150ACEE MAX5150BCEE MAX5150BC/D TEMP. RANGE 0C to +70C 0C to +70C 0C to +70C 0C to +70C 0C to +70C PIN-PACKAGE 16 Plastic DIP 16 Plastic DIP 16 QSOP 16 QSOP Dice* INL (LSB) 1/2 1 1/2 1 1
________________________Applications
Industrial Process Control Digital Offset and Gain Adjustment Motion Control Remote Industrial Controls MicroprocessorControlled Systems Automatic Test Equipment (ATE)
Ordering Information continued at end of data sheet. *Dice are tested at TA = +25C, DC parameters only. Pin Configuration appears at end of data sheet.
_________________________________________________________Functional Diagram
DOUT CL PDL DGND AGND VDD REFA
DECODE CONTROL
INPUT REG A
DAC REG A
DAC A R
OUTA
16-BIT SHIFT REGISTER INPUT REG B LOGIC OUTPUT SERIAL CONTROL DAC REG B
MAX5150 MAX5151
DAC B
R FBA OUTB R
R FBB
CS
DIN
SCLK
UPO
REFB
Rail-to-Rail is a registered trademark of Nippon Motorola Ltd.
SPI and QSPI are trademarks of Motorola, Inc. Microwire is a trademark of National Semiconductor Corp.
1
________________________________________________________________ Maxim Integrated Products
For free samples & the latest literature: http://www.maxim-ic.com, or phone 1-800-998-8800 For small orders, phone 408-737-7600 ext. 3468.
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface MAX5150/MAX5151
ABSOLUTE MAXIMUM RATINGS
VDD to AGND............................................................-0.3V to +6V VDD to DGND ...........................................................-0.3V to +6V AGND to DGND ..................................................................0.3V OSA, OSB to AGND........................(AGND - 4V) to (VDD + 0.3V) REF_, OUT_ to AGND.................................-0.3V to (VDD + 0.3V) Digital Inputs (SCLK, DIN, CS, CL, PDL) to DGND ..............................................................-0.3V to +6V Digital Outputs (DOUT, UPO) to DGND ................................................-0.3V to (VDD + 0.3V) Maximum Current into Any Pin .........................................20mA Continuous Power Dissipation (TA = +70C) Plastic DIP (derate 10.5mW/C above +70C) ...........842mW QSOP (derate 8.30mW/C above +70C) ...................667mW CERDIP (derate 10.00mW/C above +70C) ..............800mW Operating Temperature Ranges MAX515_ _C_ E .................................................0C to +70C MAX515_ _E_ E ..............................................-40C to +85C MAX515_ _MJE.............................................-55C to +125C
Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
ELECTRICAL CHARACTERISTICS--MAX5150
(VDD = +5V 10%, VREFA = VREFB = 2.048V, RL = 10k, CL = 100pF, TA = TMIN to TMAX, unless otherwise noted. Typical values are at TA= +25C (OS_ tied to AGND for a gain of +2).) PARAMETER Resolution Integral Nonlinearity Differential Nonlinearity Offset Error Offset Tempco Gain Error Gain-Error Tempco VDD Power-Supply Rejection Ratio REFERENCE INPUT Reference Input Range Reference Input Resistance REF RREF Minimum with code 1555 hex Input code = 1FFF hex, VREF_ = 0.67Vp-p at 2.5VDC Input code = 0000 hex, VREF_ = (VDD - 1.4Vp-p) at 1kHz SINAD Input code = 1FFF hex, VREF_ = 1Vp-p at 1.25VDC, f = 25kHz CL, PDL, CS, DIN, SCLK CL, PDL, CS, DIN, SCLK 200 VIN = 0V to VDD 0.001 8 1 3.0 0.8 0 14 20 VDD - 1.4 V k PSRR Normalized to 2.048V 4.5V VDD 5.5V INL DNL Vos TCVos (Note 1) Guaranteed monotonic Code = 12 Normalized to 2.048V 4 -0.2 4 20 260 3 MAX5150A MAX5150B SYMBOL CONDITIONS MIN 13 1/2 1 1 6 TYP MAX UNITS Bits LSB LSB mV ppm/C mV ppm/C V/V
STATIC PERFORMANCE--ANALOG SECTION
MULTIPLYING-MODE PERFORMANCE Reference 3dB Bandwidth Reference Feedthrough Signal-to-Noise plus Distortion Ratio DIGITAL INPUTS Input High Voltage Input Low Voltage Input Hysteresis Input Leakage Current Input Capacitance VIH VIL VHYS IIN CIN V V mV A pF 300 -82 75 kHz dB dB
2
_______________________________________________________________________________________
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface
ELECTRICAL CHARACTERISTICS--MAX5150 (continued)
(VDD = +5V 10%, VREFA = VREFB = 2.048V, RL = 10k, CL = 100pF, TA = TMIN to TMAX, unless otherwise noted. Typical values are at TA= +25C (OS_ tied to AGND for a gain of +2).) PARAMETER DIGITAL OUTPUTS Output High Voltage Output Low Voltage DYNAMIC PERFORMANCE Voltage Output Slew Rate Output Settling Time Output Voltage Swing OSA or OSB Input Resistance Time Required to Exit Shutdown Digital Feedthrough Digital Crosstalk POWER SUPPLIES Positive Supply Voltage Power-Supply Current Power-Supply Current in Shutdown Reference Current in Shutdown TIMING CHARACTERISTICS SCLK Clock Period SCLK Pulse Width High SCLK Pulse Width Low CS Fall to SCLK Rise Setup Time SCLK Rise to CS Rise Hold Time SDI Setup Time SDI Hold Time SCLK Rise to DOUT Valid Propagation Delay SCLK Fall to DOUT Valid Propagation Delay SCLK Rise to CS Fall Delay CS Rise to SCLK Rise Hold CS Pulse Width High tCP tCH tCL tCSS tCSH tDS tDH tDO1 tDO2 tCS0 tCS1 tCSW CLOAD = 200pF CLOAD = 200pF 10 40 100 100 40 40 40 0 40 0 80 80 ns ns ns ns ns ns ns ns ns ns ns ns VDD IDD (Note 3) 4.5 0.5 2 0 5.5 0.65 10 1 V mA A A CS = VDD, fDIN = 100kHz, VSCLK = 5Vp-p ROS SR To 1/2LSB of full-scale, VSTEP = 4V Rail-to-rail (Note 2) 24 0.75 16 0 to VDD 34 25 5 5 V/s s V k s nV-s nV-s VOH VOL ISOURCE = 2mA ISINK = 2mA VDD - 0.5 0.13 0.4 V V SYMBOL CONDITIONS MIN TYP MAX UNITS
MAX5150/MAX5151
IDD (SHDN) (Note 3)
Note 1: Accuracy is specified from code 12 to code 8191. Note 2: Accuracy is better than 1LSB for VOUT_ greater than 6mV and less than VDD - 50mV. Guaranteed by PSRR test at the end points. Note 3: Digital inputs are set to either VDD or DGND, code = 0000 hex, RL = .
_______________________________________________________________________________________
3
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface MAX5150/MAX5151
ELECTRICAL CHARACTERISTICS--MAX5151
(VDD = +2.7V to +3.6V, VREFA = VREFB = 1.25V, RL = 10k, CL = 100pF, TA = TMIN to TMAX, unless otherwise noted. Typical values are at TA = +25C (OS_ pins tied to AGND for a gain of +2).) PARAMETER Resolution Integral Nonlinearity Differential Nonlinearity Offset Error Offset Tempco Gain Error Gain-Error Tempco VDD Power-Supply Rejection Ratio REFERENCE INPUT (VREF) Reference Input Range Reference Input Resistance REF RREF Minimum with code 1555 hex Input code = 1FFF hex, VREF_ = 0.67Vp-p at 0.75VDC Input code = 0000 hex, VREF_ = (VDD - 1.4)Vp-p at 1kHz SINAD Input code = 1FFF hex, VREF_ = 1Vp-p at 1VDC, f = 15kHz CL, PDL, CS, DIN, SCLK CL, PDL, CS, DIN, SCLK 200 VIN = 0V to VDD 0 8 ISOURCE = 2mA ISINK = 2mA VDD - 0.5 0.13 0.75 To 1/2LSB of full-scale, VSTEP = 2.5V Rail-to-rail (Note 5) ROS 24 16 0 to VDD 34 25 CS = VDD, fDIN = 100kHz, VSCLK = 3Vp-p 5 5 0.4 1 2.2 0.8 0 14 20 VDD - 1.4 V k PSRR Normalized to 1.25V 2.7V VDD 3.6V INL DNL Vos TCVos (Note 4) Guaranteed monotonic Code = 20 Normalized to 1.25V 6.5 -0.2 6.5 40 320 5 MAX5151A MAX5151B SYMBOL CONDITIONS MIN 13 1 2 1 6 TYP MAX UNITS Bits LSB LSB mV ppm/C mV ppm/C V/V STATIC PERFORMANCE--ANALOG
MULTIPLYING-MODE PERFORMANCE Reference 3dB Bandwidth Reference Feedthrough Signal-to-Noise plus Distortion Ratio DIGITAL INPUTS Input High Voltage Input Low Voltage Input Hysteresis Input Leakage Current Input Capacitance DIGITAL OUTPUTS Output High Voltage Output Low Voltage DYNAMIC PERFORMANCE Voltage Output Slew Rate Output Settling Time Output Voltage Swing OSA or OSB Input Resistance Time Required for Valid Operation after Shutdown Digital Feedthrough Digital Crosstalk 4 SR V/s s V k s nV-s nV-s VOH VOL V V VIH VIL VHYS IIN V V mV A pF 300 -82 73 kHz dB dB
CIN
_______________________________________________________________________________________
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface
ELECTRICAL CHARACTERISTICS--MAX5151 (continued)
(VDD = +2.7V to +3.6V, VREFA = VREFB = 1.25V, RL = 10k, CL = 100pF, TA = TMIN to TMAX, unless otherwise noted. Typical values are at TA = +25C (OS_ pins tied to AGND for a gain of +2).) PARAMETER POWER SUPPLIES Positive Supply Voltage Power-Supply Current Power-Supply Current in Shutdown Reference Current in Shutdown TIMING CHARACTERISTICS SCLK Clock Period SCLK Pulse Width High SCLK Pulse Width Low CS Fall to SCLK Rise Setup Time SCLK Rise to CS Rise Hold Time SDI Setup Time SDI Hold Time SCLK Rise to DOUT Valid Propagation Delay SCLK Fall to DOUT Valid Propagation Delay SCLK Rise to CS Fall Delay CS Rise to SCLK Rise Hold CS Pulse Width High tCP tCH tCL tCSS tCSH tDS tDH tDO1 tDO2 tCS0 tCS1 tCSW CLOAD = 200pF CLOAD = 200pF 10 40 100 100 40 40 40 0 50 0 120 120 ns ns ns ns ns ns ns ns ns ns ns ns VDD IDD (Note 6) 2.7 0.45 1 0 3.6 0.6 8 1 V mA A A SYMBOL CONDITIONS MIN TYP MAX UNITS
MAX5150/MAX5151
IDD (SHDN) (Note 6)
Note 4: Accuracy is specified from code 20 to code 8191. Note 5: Accuracy is better than 1LSB for VOUT greater than 6mV and less than VDD - 80mV. Guaranteed by PSRR test at the end points. Note 6: Digital inputs are set to either VDD or DGND, code = 0000 hex, RL = .
_______________________________________________________________________________________
5
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface MAX5150/MAX5151
__________________________________________Typical Operating Characteristics
(VDD = +5V, RL = 10k, CL = 100pF, OS_ pins tied to AGND, unless otherwise noted.)
MAX5150
REFERENCE VOLTAGE INPUT FREQUENCY RESPONSE
MAX5150/5151-01
SUPPLY CURRENT vs. TEMPERATURE
MAX5150/5151 toc05
TOTAL HARMONIC DISTORTION PLUS NOISE vs. FREQUENCY
VREF = 1Vp-p @ 2.5VDC CODE = 1FFF (HEX) -40 THD + NOISE (dB)
MAX5150/5151 toc06
0 -2 -4 RELATIVE OUTPUT (dB) -6 -8 -10 -12 -14 -16 -18 -20 1 370 740 1110 1480 VREF = 0.67Vp-p @ 2.5VDC CODE = 1FFF (HEX)
700 650 SUPPLY CURRENT (A) 600 550 500 450 400 VREF = 2.048V RL = -55 -35 -15 5 25 45 65 CODE = 0000 (HEX) CODE = 1FFF (HEX)
-30
-50
-60
-70
-80 1 10 FREQUENCY (kHz) 100
1850
85 105 125
FREQUENCY (kHz)
TEMPERATURE (C)
FULL-SCALE ERROR vs. LOAD
MAX5150/5151 toc08
REFERENCE FEEDTHROUGH AT 1kHz
MAX5150/5151 toc10
SHUTDOWN CURRENT vs. TEMPERATURE
VREF = 1V 5 SHUTDOWN CURRENT (A) 4 3 2 1 0
MAX5150/5151 toc13
1.0 VREF = 2.048V 0.5 FULL-SCALE ERROR (LSB) 0 -0.5 -1.0 -1.5 -2.0 -2.5 -3.0 0.1 1 RL (k) 10
-50 -60 -70 RELATIVE OUTPUT (dB) -80 -90 -100 -110 -120 -130 -140 -150 NOTE: RELATIVE TO FULL-SCALE OUTPUT VREF = 3Vp-p @ 1.5VDC f = 1kHz CODE = 0000 (HEX)
6
100
0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 FREQUENCY (kHz)
-55 -35 -15
5
25
45 65
85 105 125
TEMPERATURE (C)
OUTPUT FFT PLOT
-10 -20 RELATIVE OUTPUT (dB) -30 -40 -50 -60 -70 -80 -90 -100 0.5 1.6 2.7 3.8 4.9 6.0 NOTE: RELATIVE TO FULL-SCALE VREF = 2.45Vp-p @ 1.225VDC f = 1kHz CODE = 1FFF (HEX)
MAX5150/5151 toc12
DYNAMIC RESPONSE RISE TIME
MAX5150/5151 toc17
DYNAMIC RESPONSE FALL TIME
MAX5150/5151 toc18
0
CS 5V/div
CS 5V/div
OUT_ 1V/div
OUT_ 1V/div
VREF = 2.048V
2s/div VREF = 2.048V
2s/div
FREQUENCY (kHz)
6
_______________________________________________________________________________________
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface
_____________________________Typical Operating Characteristics (continued)
(VDD = +3V, RL = 10k, CL = 100pF, OS_pins tied to AGND, unless otherwise noted.)
REFERENCE VOLTAGE INPUT FREQUENCY RESPONSE
MAX5150/5151 toc15
MAX5150/MAX5151
MAX5151
SUPPLY CURRENT vs. TEMPERATURE
MAX5150/5151 toc04
TOTAL HARMONIC DISTORTION PLUS NOISE vs. FREQUENCY
VREF = 1Vp-p @ 1VDC CODE = 1FFF (HEX) -40 THD + NOISE (dB)
MAX5150/5151 toc07
0 -2 -4 RELATIVE OUTPUT (dB) -6 -8 -10 -12 -14 -16 -18 -20 1 320 640 960 1280 VREF = 0.67Vp-p @ 0.75VDC CODE = 1FFF
560 540 SUPPLY CURRENT (A) 520 500 480 460 440 420 400 CODE = 0000 (HEX) VREF = 1V RL = CODE = 1FFF (HEX)
-30
-50
-60
-70
-80 -55 -35 -15 5 25 45 65 85 105 125 1 10 FREQUENCY (kHz) 100 TEMPERATURE (C)
1600
FREQUENCY (kHz)
FULL-SCALE ERROR vs. LOAD
MAX5150/5151 toc09
REFERENCE FEEDTHROUGH AT 1kHz
MAX5150/5151 toc11
SHUTDOWN CURRENT vs. TEMPERATURE
2.8 SHUTDOWN CURRENT (A) 2.6 2.4 2.2 2.0 1.8 1.6 1.4 1.2 1.0 VREF = 1V RL =
MAX5150/5151 toc14
0.5 VREF = 1.25V 0 FULL-SCALE ERROR (LSB) -0.5 -1.0 -1.5 -2.0 -2.5 0.1 1 RL (k) 10
-50 -60 -70 RELATIVE OUTPUT (dB) -80 -90 -100 -110 -120 -130 -140 -150 NOTE: RELATIVE TO FULL-SCALE OUTPUT VREF = 2Vp-p @ 1VDC f = 1kHz CODE = 0000 (HEX)
3.0
100
0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 FREQUENCY (kHz)
-55 -35 -15
5
25
45
65
85 105 125
TEMPERATURE (C)
OUTPUT FFT PLOT
MAX5150/5151
DYNAMIC RESPONSE RISE TIME
MAX5150/5151 toc20
DYNAMIC RESPONSE FALL TIME
MAX5150/5151 toc24
0 -10 -20 RELATIVE OUTPUT (dB) -30 -40 -50 -60 -70 -80 -90 -100 0.5 1.6 2.7 3.8 4.9 VREF = 1.4Vp-p @ 0.75VDC f = 1kHz CODE = 1FFF (HEX)
CS 2V/div
CS 2V/div
OUT_ 500mV/div
OUT_ 500mV/div
6.0 VREF = 1.25V
2s/div VREF = 1.25V
2s/div
FREQUENCY (kHz)
_______________________________________________________________________________________
7
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface MAX5150/MAX5151
_____________________________Typical Operating Characteristics (continued)
(VDD = +5V (MAX5150), VDD = +3V (MAX5151), RL = 10k, CL = 100pF, OS_ pins tied to AGND, unless otherwise noted.)
MAX5150/MAX5151
SUPPLY CURRENT vs. SUPPLY VOLTAGE
RL = CODE = 1FFF HEX
MAX5150/5151 TOC02
MAX5150 MAJOR-CARRY TRANSITION
MAX5150/5151 toc19
0.65
0.60 SUPPLY CURRENT (mA)
0.55 MAX5150 0.50 MAX5151
CS 2V/div
0.45 CODE = 0000 HEX 0.40 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0 SUPPLY VOLTAGE (V)
OUT_ 50mV/div AC COUPLED
5s/div TRANSITION FROM 1000 HEX TO 0FFF HEX
MAX5150 ANALOG CROSSTALK
MAX5150/5151 toc22
MAX5150 DIGITAL FEEDTHROUGH
MAX5150/5151 toc23
OUTA 5V/div
SCLK 5V/div
OUTB 200V/div AC COUPLED
OUTA 500V/div AC COUPLED
250s/div VREF = 2.048V, GAIN = +2, CODE = 1FFF HEX
2.5s/div
8
_______________________________________________________________________________________
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface
_____________________Pin Description
PIN 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 NAME AGND OUTA OSA REFA CL CS DIN SCLK DGND DOUT UPO PDL REFB OSB OUTB VDD FUNCTION Analog Ground DAC A Output Voltage DAC A Offset Adjustment Reference for DAC A Clears all DACs and registers (resets to 0). Chip-Select Input Serial-Data Input Serial-Register Clock Input Digital Ground Serial-Data Output User-Programmable Output Power-Down Lockout. The device cannot be powered down when PDL is low. Reference for DAC B DAC B Offset Adjustment DAC B Output Voltage Positive Power Supply
REF_ AGND SHOWN FOR ALL 1s ON DAC 2R 2R D0 2R D10 2R D11 2R D12 R R R R OS_
MAX5150/MAX5151
R OUT_
Figure 1. Simplified DAC Circuit Diagram
VOUT = (VREF x NB / 8192) x 2 where NB is the numeric value of the DAC's binary input code (0 to 8191) and VREF is the reference voltage. The reference input impedance ranges from 14k (1555 hex) to several giga ohms (with an input code of 0000 hex). The reference input capacitance is code dependent and typically ranges from 15pF with an input code of all zeros to 50pF with an input code of all ones.
Output Amplifier
_______________Detailed Description
The MAX5150/MAX5151 dual, 13-bit, voltage-output DACs are easily configured with a 3-wire serial interface. These devices include a 16-bit data-in/data-out shift register, and each DAC has a double-buffered input composed of an input register and a DAC register (see Functional Diagram). In addition, trimmed internal resistors produce an internal gain of +2 that maximizes output voltage swing. The amplifier's offset-adjust pin allows for a DC shift in the DAC's output. Both DACs use an inverted R-2R ladder network that produces a weighted voltage proportional to the input voltage value. Each DAC has its own reference input to facilitate independent full-scale values. Figure 1 depicts a simplified circuit diagram of one of the two DACs.
The output amplifiers on the MAX5150/MAX5151 have internal resistors that provide for a gain of +2 when OS_ is connected to AGND. These resistors are trimmed to minimize gain error. The output amplifiers have a typical slew rate of 0.75V/s and settle to 1/2LSB within 16s, with a load of 10k in parallel with 100pF. Loads less than 2k degrade performance. The OS_ pin can be used to produce an adjustable offset voltage at the output. For instance, to achieve a 1V offset, apply -1V to the OS_ pin to produce an output range from 1V to (1V + VREF x 2). Note that the DAC's output range is still limited by the maximum output voltage specification.
Power-Down Mode
The MAX5150/MAX5151 feature a software-programmable shutdown mode that reduces the typical supply current to 2A. The two DACs can be shutdown independently, or simultaneously using the appropriate programming command. Enter shutdown mode by writing the appropriate input-control word (Table 1). In shutdown mode, the reference inputs and amplifier out9
Reference Inputs
The reference inputs accept both AC and DC values with a voltage range extending from 0V to (VDD - 1.4V). Determine the output voltage using the following equation (OS_ = AGND):
_______________________________________________________________________________________
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface MAX5150/MAX5151
Table 1. Serial-Interface Programming Commands
16-BIT SERIAL WORD
A0
0 1 0 1 0 1 1 0 0 0 0 0 0 0 0 0
C1
0 0 1 1 1 0 1 0 0 0 0 0 0 0 0 0
C0
1 1 0 0 1 0 1 0 0 0 0 0 0 0 0 0
D12.......................D0 (MSB) (LSB) MSB LSB
13-bit DAC data 13-bit DAC data 13-bit DAC data 13-bit DAC data 13-bit DAC data xxxxxxxxxxxxx xxxxxxxxxxxxx 0 0 1 x xxxxxxxxx 1 0 1 x xxxxxxxxx 1 1 0 x xxxxxxxxx 1 1 1 x xxxxxxxxx 0 1 0 x xxxxxxxxx 0 1 1 x xxxxxxxxx 1 0 0 1 xxxxxxxxx 1 0 0 0 xxxxxxxxx 0 0 0 x xxxxxxxxx
FUNCTION
Load input register A; DAC registers are unchanged. Load input register B; DAC registers are unchanged. Load input register A; all DAC registers are updated. Load input register B; all DAC registers are updated. Load all DAC registers from the shift register (start up both DACs with new data.). Update both DAC registers from their respective input registers (start up both DACs with data previously stored in the input registers). Shut down both DACs (provided PDL = 1). Update DAC register A from input register A (start up DAC A with data previously stored in input register A). Update DAC register B from input register B (start up DAC B with data previously stored in input register B). Shut down DAC A (provided PDL = 1). Shut down DAC B (provided PDL = 1). UPO goes low (default). UPO goes high. Mode 1, DOUT clocked out on SCLK's rising edge. Mode 0, DOUT clocked out on SCLK's falling edge (default). No operation (NOP).
x = Don't care Note: When A0, C1, and C0 = 0, then D12, D11, D10, and D9 become control bits.
puts become high impedance, and the serial interface remains active. Data in the input registers is
SCLK SK
MAX5150 MAX5151
DIN
SO
MICROWIRE PORT
saved, allowing the MAX5150/MAX5151 to recall the output state prior to entering shutdown when returning to normal mode. Exit shutdown by recalling the previous condition or by updating the DAC with new information. When returning to normal operation (exiting shutdown), wait 20s for output stabilization.
Serial Interface
CS I/O
Figure 2. Connections for Microwire
10
The MAX5150/MAX5151 3-wire serial interface is compatible with both Microwire (Figure 2) and SPI/QSPI (Figure 3) serial-interface standards. The 16-bit serial input word consists of an address bit, two control bits, and 13 bits of data (MSB to LSB) as shown in Figure 4.
______________________________________________________________________________________
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface
+5V
SS
DIN
MOSI SPI/QSPI PORT
MAX5150 MAX5151
SCLK
SCK
CS
I/O
The address and control bits determine the MAX5150/ MAX5151's response, as outlined in Table 1. The MAX5150/MAX5151's digital inputs are double buffered, which allows any of the following: loading the input register(s) without updating the DAC register(s), updating the DAC register(s) from the input register(s), or updating the input and DAC registers concurrently. The address and control bits allow the DACs to act independently. The 16-bit data can be sent as two 8-bit packets (SPI, Microwire), with CS low during this period. The address and control bits determine which register will be updated, and the state of the registers when exiting shutdown. The 3-bit address/control determines the following: * registers to be updated * clock edge on which data is to be clocked out via the serial-data output (DOUT) * state of the user-programmable logic output * configuration of the device after shutdown. The general timing diagram of Figure 5 illustrates how data is acquired. Driving CS low enables the device to receive data. Otherwise, the interface control circuitry is disabled. With CS low, data at DIN is clocked into the register on the rising edge of SCLK. As CS goes high, data is latched into the input and/or DAC registers depending on the address and control bits. The maximum clock frequency guaranteed for proper operation is 10MHz. Figure 6 depicts a more detailed timing diagram of the serial interface.
MAX5150/MAX5151
CPOL = 0, CPHA = 0
Figure 3. Connections for SPI/QSPI
MSB ..................................................................................LSB 16 Bits of Serial Data Address Bits A0 Control Bits C1, C0 MSB.......Data Bits.........LSB D12.................................D0 13 Data Bits
1 Address/2 Control Bits
Figure 4. Serial-Data Format
CS COMMAND EXECUTED 1 DIN A0 C1 C0 D12 D11 D10 D9 8 D8 D7 9 D6 D5 D4 D3 D2 D1 16 D0
SCLK
Figure 5. Serial-Interface Timing Diagram
______________________________________________________________________________________ 11
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface MAX5150/MAX5151
CS tCSO SCLK tDS DIN tDH tCSS tCL tCH tCP tCSH tCS1 tCSW
Figure 6. Detailed Serial-Interface Timing Diagram
SCLK
SCLK
SCLK
MAX5150 MAX5151
DIN CS DOUT DIN CS
MAX5150 MAX5151
DOUT DIN CS
MAX5150 MAX5151
DOUT
TO OTHER SERIAL DEVICES
Figure 7. Daisy Chaining MAX5150/MAX5151s
DIN SCLK CS1 CS2 CS3 TO OTHER SERIAL DEVICES
CS
CS
CS
MAX5150 MAX5151
SCLK DIN SCLK DIN
MAX5150 MAX5151
SCLK DIN
MAX5150 MAX5151
Figure 8. Multiple MAX5150/MAX5151s Sharing a Common DIN Line
12 ______________________________________________________________________________________
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface MAX5150/MAX5151
Table 2. Unipolar Code Table (Gain = +2)
DAC CONTENTS MSB LSB 11111 1111 1111
REF_ +5V/+3V OS_
ANALOG OUTPUT
VDD
8191 +VREF x2 8192 4097 +VREF x2 8192 4096 +VREF x 2 = VREF 8192 4095 +VREF x2 8192 1 +VREF x2 8192
MAX5150 MAX5151
DAC AGND GAIN = +2
R
R OUT_ DGND
10000
0000
0001
10000
0000
0000
01111
1111
1111
Figure 9. Unipolar Output Circuit (Rail-to-Rail)
OS_
00000 00000
0000 0000
0001 0000
+5V/+3V REF_ VDD
0V
VOS R
Serial-Data Output The serial-data output, DOUT, is the internal shift register's output. DOUT allows for daisy chaining of devices and data readback. The MAX5150/MAX5151 can be programmed to shift data out of DOUT on SCLK's falling edge (Mode 0) or on the rising edge (Mode 1). Mode 0 provides a lag of 16 clock cycles, which maintains compatibility with SPI/QSPI and Microwire interfaces. In Mode 1, the output data lags 15.5 clock cycles. On power-up, the device defaults to Mode 0. User-Programmable Logic Output (UPO) UPO allows an external device to be controlled through the serial interface (Table 1), thereby reducing the number of microcontroller I/O pins required. P Power-Down Lockout Input (PDL) The power-down lockout pin (PDL) disables software shutdown when low. When in shutdown, transitioning PDL from high to low wakes up the part with the output set to the state prior to shutdown. PDL can also be used to asynchronously wake up the device. Daisy Chaining Devices Any number of MAX5150/MAX5151s can be daisy chained by connecting the DOUT pin of one device to the DIN pin of the following device in the chain (Figure 7).
Since the MAX5150/MAX5151's DOUT pin has an internal active pull-up, the DOUT sink/source capability determines the time required to discharge/charge a capacitive load. Refer to the serial-data-out VOH and VOL specifications in the Electrical Characteristics.
MAX5150 MAX5151
DAC _ AGND
R OUT_ DGND
Figure 10. Setting OS_ for Output Offset
Figure 8 shows an alternate method of connecting several MAX5150/MAX5151s. In this configuration, the data bus is common to all devices; data is not shifted through a daisy chain. More I/O lines are required in this configuration because a dedicated chip-select input (CS) is required for each IC.
__________Applications Information
Unipolar Output
Figure 9 shows the MAX5150/MAX5151 configured for unipolar, rail-to-rail operation with a gain of +2. The MAX5150 can produce a 0V to 4.096V output with 2.048V reference (Figure 9), while the MAX5151 can produce a range of 0V to 2.5V with a 1.25V reference. Table 2 lists the unipolar output codes. An offset to the output can be achieved by connecting a voltage to OS_, as shown in Figure 10. By applying VOS_ = -1V, the output values will range between 1V and (1V + VREF x 2).
13
______________________________________________________________________________________
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface MAX5150/MAX5151
Table 3. Bipolar Code Table
DAC CONTENTS MSB LSB 11111 1111 1111 ANALOG OUTPUT
4095 +VREF 4096 1 +VREF 4096
+5V/ +3V +5V/+3V 26k AC REFERENCE INPUT
MAX495
10000 10000 01111
0000 0000 1111
0001 0000 1111
500mVp-p
10k REF VDD R OS_
0V
1 -VREF 4096 4095 -VREF 4096 4096 -VREF = - VREF 4096
DAC_
R OUT
00000
0000
0001
AGND
MAX5150 MAX5151
GND
00000
0000
0000
Figure 12. AC Reference Input Circuit
REF_ +5V/+3V 10k OS_ VDD R V+ 10k
V+ PHOTODIODE REF_ +5V/+3V OS_ VDD R
VOUT
MAX5150 MAX5151
R DAC _ DGND AGND OUT_ 10k 10k
MAX5150 MAX5151
P DIN AGND DAC _
V+
R OUT_
VOUT
V-
DGND
VRPULLDOWN
TOLERANCES: 10k 0.1%
Figure 11. Bipolar Output Circuit
Bipolar Output
The MAX5150/MAX5151 can be configured for a bipolar output, as shown in Figure 11. The output voltage is given by the equation (OS_ = AGND): VOUT = VREF [((2 x NB) / 8192) - 1] where NB represents the numeric value of the DAC's binary input code. Table 3 shows digital codes and the corresponding output voltage for Figure 11's circuit.
Figure 13. Digital Calibration
Harmonic Distortion and Noise
The total harmonic distortion plus noise (THD+N) is typically less than -78dB at full scale with a 1Vp-p input swing at 5kHz. The typical -3dB frequency is 300kHz for both devices, as shown in the Typical Operating Characteristics.
Using an AC Reference
In applications where the reference has an AC signal component, the MAX5150/MAX5151 have multiplying capabilities within the reference input voltage range specifications. Figure 12 shows a technique for applying a sinusoidal input to REF_, where the AC signal is offset before being applied to REF.
14
Digital Calibration and Threshold Selection
Figure 13 shows the MAX5150/MAX5151 in a digital calibration application. With a bright light value applied to the photodiode (on), the DAC is digitally ramped until it trips the comparator. The microprocessor stores this "high" calibration value. Repeat the process with a dim light (off) to obtain the dark current calibration.
______________________________________________________________________________________
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface MAX5150/MAX5151
VDD OSA
VIN
REFA CS SCLK DIN
MAX5150 MAX5151
R
R OUTA SHIFT REGISTER INPUT REG A INPUT REG B DAC REG A DAC REG B DACA
R1 R2
DACB R R
OUTB
R3 R4
VOUT
VREF
REFB
VOUT = GAIN - OFFSET OSB =
IN
[ ][ ] 2NA R2 [(V 8192 )( R1+R2)(1+ R4 )] [(V R3
REF
2NB 8192
)( R4 )] R3
AGND
DGND
NA IS THE NUMERIC VALUE OF THE INPUT CODE FOR DACA. NB IS THE NUMERIC VALUE OF THE INPUT CODE FOR DACB.
Figure 14. Digital Control of Gain and Offset
The microprocessor then programs the DAC to set an output voltage at the midpoint of the two calibrated values. Applications include tachometers, motion sensing, automatic readers, and liquid clarity analysis.
Power-Supply Considerations
On power-up, the input and DAC registers clear (set to zero code). For rated performance, VREF_ should be at least 1.4V below VDD. Bypass the power supply with a 4.7F capacitor in parallel with a 0.1F capacitor to AGND. Minimize lead lengths to reduce lead inductance.
Digital Control of Gain and Offset
The two DACs can be used to control the offset and gain for curve-fitting nonlinear functions, such as transducer linearization or analog compression/expansion applications. The input signal is used as the reference for the gain-adjust DAC, whose output is summed with the output from the offset-adjust DAC. The relative weight of each DAC output is adjusted by R1, R2, R3, and R4 (Figure 14).
Grounding and Layout Considerations
Digital and AC transient signals on AGND can create noise at the output. Connect AGND to the highest quality ground available. Use proper grounding techniques, such as a multilayer board with a low-inductance ground plane. Carefully lay out the traces between channels to reduce AC cross-coupling and crosstalk. Wire-wrapped boards and sockets are not recommended. If noise becomes an issue, shielding may be required.
______________________________________________________________________________________
15
Low-Power, Dual, 13-Bit Voltage-Output DACs with Serial Interface MAX5150/MAX5151
__________________Pin Configuration
TOP VIEW
AGND 1 OUTA 2 OSA 3 REFA 4 CL 5 CS 6 DIN 7 SCLK 8 16 VDD 15 OUTB 14 OSB
_Ordering Information (continued)
PART MAX5150AEPE MAX5150BEPE MAX5150AEEE MAX5150BEEE MAX5150BMJE MAX5151ACPE MAX5151BCPE MAX5151ACEE MAX5151BCEE MAX5151BC/D MAX5151AEPE MAX5151BEPE MAX5151AEEE MAX5151BEEE MAX5151BMJE TEMP. RANGE -40C to +85C -40C to +85C -40C to +85C -40C to +85C -55C to +125C 0C to +70C 0C to +70C 0C to +70C 0C to +70C 0C to +70C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -55C to +125C PIN-PACKAGE 16 Plastic DIP 16 Plastic DIP 16 QSOP 16 QSOP 16 CERDIP** 16 Plastic DIP 16 Plastic DIP 16 QSOP 16 QSOP Dice* 16 Plastic DIP 16 Plastic DIP 16 QSOP 16 QSOP 16 CERDIP** INL (LSB) 1/2 1 1/2 1 1 1 2 1 2 1 1 2 1 2 2
MAX5150 MAX5151
13 REFB 12 PDL 11 UPO 10 DOUT 9 DGND
DIP/QSOP
___________________Chip Information
TRANSISTOR COUNT: 3053 SUBSTRATE CONNECTED TO AGND
*Dice are tested at TA = +25C, DC parameters only. **Contact factory for availability.
________________________________________________________Package Information
QSOP.EPS
Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.
16 ____________________Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 (c) 1997 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products.


▲Up To Search▲   

 
Price & Availability of MAX5150

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X